![Intel 8XC196NT User Manual Download Page 498](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210498.webp)
C-3
REGISTERS
EPA7_CON EPA
Capture/Comp
7
Control
1F7CH
0000
0000
EPA7_TIME EPA
Capture/Comp
7
Time
1F7EH
0000
0000
0000
0000
EPA8_CON EPA
Capture/Comp
8
Control
1F80H
0000
0000
EPA8_TIME EPA
Capture/Comp
8
Time
1F82H
0000
0000
0000
0000
EPA9_CON EPA
Capture/Comp
9
Control
1F84H
0000
0000
EPA9_TIME EPA
Capture/Comp
9
Time
1F86H
0000
0000
0000
0000
EPAIPV EPA
Interrupt
Priority
Vector
1FA8H
0000
0000
INT_MASK Interrupt
Mask
0008H
0000
0000
INT_MASK1 Interrupt
Mask
1
0013H
0000
0000
INT_PEND Interrupt
Pending
0009H
0000
0000
INT_PEND1 Interrupt
Pending
1
0012H
0000
0000
IRAM_CON Internal
RAM
Control
1FE0H
0000
0000
ONES_REG
Ones Register
0002H
1111
1111
1111
1111
P0_PIN Port
0
Pin
Input
1FDAH
XXXX
XXXX
P1_DIR Port
1
I/O
Direction
1FD2H
1111
1111
P1_MODE
Port 1 Mode
1FD0H
0000
0000
P1_PIN Port
1
Pin
Input
1FD6H
XXXX
XXXX
P1_REG
Port 1 Data Output
1FD4H
1111
1111
P2_DIR Port
2
I/O
Direction
1FCBH
0111
1111
P2_MODE
Port 2 Mode
1FC9H
1000
0000
P2_PIN Port
2
Pin
Input
1FCFH
1XXX
XXXX
P2_REG
Port 2 Data Output
1FCDH
0111
1111
P3_PIN Port
3
Pin
Input
1FFEH
XXXX
XXXX
P3_REG
Port 3 Data Output
1FFCH
1111
1111
P34_DRV
Port 3/4 Push-pull Enable
1FF4H
0000
0000
P4_PIN Port
4
Pin
Input
1FFFH
XXXX
XXXX
P4_REG
Port 4 Data Output
1FFDH
1111
1111
P5_DIR Port
5
I/O
Direction
1FF3H
1111
1111
P5_MODE
Port 5 Mode
1FF1H
1000
0000
P5_PIN Port
5
Pin
Input
1FF7H
1XXX
XXXX
P5_REG
Port 5 Data Output
1FF5H
1111
1111
P6_DIR Port
6
I/O
Direction
1FD3H
1111
1111
P6_MODE
Port 6 Mode
1FD1H
0000
0000
Table C-2. Register Name, Address, and Reset Status (Continued)
Register
Mnemonic
Register Name
Hex
Address
Binary Reset Value
High
Low
Summary of Contents for 8XC196NT
Page 1: ...8XC196NT Microcontroller User s Manual...
Page 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Page 22: ...1 Guide to This Manual...
Page 23: ......
Page 35: ......
Page 36: ...2 Architectural Overview...
Page 37: ......
Page 49: ......
Page 50: ...3 Programming Considerations...
Page 51: ......
Page 66: ...4 Memory Partitions...
Page 67: ......
Page 104: ...5 Standard and PTS Interrupts...
Page 105: ......
Page 147: ......
Page 148: ...6 I O Ports...
Page 149: ......
Page 176: ...7 Serial I O SIO Port...
Page 177: ......
Page 194: ...8 Synchronous Serial I O SSIO Port...
Page 195: ......
Page 211: ......
Page 212: ...9 Slave Port...
Page 213: ......
Page 231: ......
Page 232: ...10 Event Processor Array EPA...
Page 233: ......
Page 270: ...11 Analog to digital Converter...
Page 271: ......
Page 291: ......
Page 292: ...12 Minimum Hardware Considerations...
Page 293: ......
Page 306: ...13 Special Operating Modes...
Page 307: ......
Page 317: ......
Page 318: ...14 Interfacing with External Memory...
Page 319: ......
Page 362: ...15 Programming the Nonvolatile Memory...
Page 363: ......
Page 408: ...A Instruction Set Reference...
Page 409: ......
Page 476: ...B Signal Descriptions...
Page 477: ......
Page 493: ......
Page 494: ...C Registers...
Page 495: ......
Page 565: ......
Page 566: ...Glossary...
Page 567: ......
Page 580: ...Index...
Page 581: ......
Page 597: ......