![Intel 8XC196NT User Manual Download Page 492](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210492.webp)
B-15
SIGNAL DESCRIPTIONS
P6.3
T1DIR
WK1
(Note 3)
(Note 3)
P6.4
SC0
WK1
(Note 3)
(Note 3)
P6.5
SD0
WK1
(Note 3)
(Note 3)
P6.6
SC1
WK1
(Note 3)
(Note 3)
P6.7
SD1
WK1
(Note 3)
(Note 3)
EA#
—
HiZ
HiZ
HiZ
NMI
—
HiZ
HiZ
HiZ
RESET#
—
WK1
WK1
WK1
V
PP
—
HiZ
LoZ1
LoZ1
XTAL1
—
Osc input, HiZ
Osc input, HiZ
Osc input, HiZ
XTAL2
—
Osc output, LoZ0/1
Osc output, LoZ0/1
(Note 5)
NOTES:
1.
If P5_MODE.
x
= 0, port is as programmed.
If P5_MODE.
x
= 1 and HLDA# = 1, P5.0 and P5.1 are LoZ0; P5.5 is LoZ1.
If P5_MODE.
x
= 1 and HLDA# = 0, port is HiZ.
2.
If P5_MODE.
x
= 0, port is as programmed. If P5_MODE.
x
= 1, port is HiZ.
3.
If P
x
_MODE.
x
= 0, port is as programmed.
If P
x
_MODE.
x
= 1, pin is as specified by P
x
_DIR and the associated peripheral.
4.
If P2_MODE.7 = 0, pin is as programmed. If P2_MODE.7 = 1, pin is LoZ0.
5.
If XTAL1 = 0, pin is LoZ1. If XTAL1 = 1, pin is LoZ0.
6.
If EA# = 0, port is HiZ. If EA# = 1, port is open-drain I/O (ODIO).
7.
Pins configured as address are high-impedance; pins configured as I/O remain unchanged.
Table B-6. 8XC196NT Pin Status (Continued)
Port Pins
Multiplexed
With
Status During
Reset
Status During
Idle
Status During
Powerdown
Summary of Contents for 8XC196NT
Page 1: ...8XC196NT Microcontroller User s Manual...
Page 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Page 22: ...1 Guide to This Manual...
Page 23: ......
Page 35: ......
Page 36: ...2 Architectural Overview...
Page 37: ......
Page 49: ......
Page 50: ...3 Programming Considerations...
Page 51: ......
Page 66: ...4 Memory Partitions...
Page 67: ......
Page 104: ...5 Standard and PTS Interrupts...
Page 105: ......
Page 147: ......
Page 148: ...6 I O Ports...
Page 149: ......
Page 176: ...7 Serial I O SIO Port...
Page 177: ......
Page 194: ...8 Synchronous Serial I O SSIO Port...
Page 195: ......
Page 211: ......
Page 212: ...9 Slave Port...
Page 213: ......
Page 231: ......
Page 232: ...10 Event Processor Array EPA...
Page 233: ......
Page 270: ...11 Analog to digital Converter...
Page 271: ......
Page 291: ......
Page 292: ...12 Minimum Hardware Considerations...
Page 293: ......
Page 306: ...13 Special Operating Modes...
Page 307: ......
Page 317: ......
Page 318: ...14 Interfacing with External Memory...
Page 319: ......
Page 362: ...15 Programming the Nonvolatile Memory...
Page 363: ......
Page 408: ...A Instruction Set Reference...
Page 409: ......
Page 476: ...B Signal Descriptions...
Page 477: ......
Page 493: ......
Page 494: ...C Registers...
Page 495: ......
Page 565: ......
Page 566: ...Glossary...
Page 567: ......
Page 580: ...Index...
Page 581: ......
Page 597: ......