![Intel 8XC196NT User Manual Download Page 381](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210381.webp)
8XC196NT USER’S MANUAL
15-18
CCR2, CCR1, CCR0
Address:
FF201CH, FF201AH, FF2018H
Reset State:
from CCBs XXH, XXH, XXH
Reset State:
see bit descriptions
The chip configuration registers (CCRs) control OTPROM mapping, addressing mode, bus configu-
ration, wait states, powerdown mode, and internal memory protection. These registers are loaded from
the PCCBs during programming modes and from the CCBs for normal operation.
7
0
—
—
—
—
—
REMAP
MODE16
—
7
0
MSEL1
MSEL0
—
—
WDE
BW1
IRC2
LDCCB2
7
0
LOC1
LOC0
IRC1
IRC0
ALE
WR
BW0
PD
Bit Mnemonic
Function
REMAP
OTPROM remapping. No effect in programming modes.
MODE16
Addressing mode. PCCB default is 16-bit addressing.
MSEL1:0
External Access Timing Mode Select
PCCB default is standard mode.
WDE
Watchdog Timer Enable
PCCB default is initially disabled (enabled the first time WDT is cleared).
BW1
Buswidth Control
PCCB default selects BUSWIDTH pin control.
IRC2
Internal Ready Control.
PCCB default selects READY pin control.
LDCCB2
Load CCB2. PCCB default loads CCB2.
LOC1:0
Security Bits
PCCB default selects no protection.
IRC1:0
Internal Ready Control
PCCB default selects READY pin control.
ALE
Select Address Valid Strobe Mode.
PCCB default selects ALE.
WR
Select Write Strobe Mode.
PCCB default selects WR# and BHE#.
BW0
Buswidth Control
PCCB default selects BUSWIDTH pin control.
PD
Powerdown Enable.
PCCB default enables powerdown.
Figure 15-6. Chip Configuration Registers (CCRs)
Summary of Contents for 8XC196NT
Page 1: ...8XC196NT Microcontroller User s Manual...
Page 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Page 22: ...1 Guide to This Manual...
Page 23: ......
Page 35: ......
Page 36: ...2 Architectural Overview...
Page 37: ......
Page 49: ......
Page 50: ...3 Programming Considerations...
Page 51: ......
Page 66: ...4 Memory Partitions...
Page 67: ......
Page 104: ...5 Standard and PTS Interrupts...
Page 105: ......
Page 147: ......
Page 148: ...6 I O Ports...
Page 149: ......
Page 176: ...7 Serial I O SIO Port...
Page 177: ......
Page 194: ...8 Synchronous Serial I O SSIO Port...
Page 195: ......
Page 211: ......
Page 212: ...9 Slave Port...
Page 213: ......
Page 231: ......
Page 232: ...10 Event Processor Array EPA...
Page 233: ......
Page 270: ...11 Analog to digital Converter...
Page 271: ......
Page 291: ......
Page 292: ...12 Minimum Hardware Considerations...
Page 293: ......
Page 306: ...13 Special Operating Modes...
Page 307: ......
Page 317: ......
Page 318: ...14 Interfacing with External Memory...
Page 319: ......
Page 362: ...15 Programming the Nonvolatile Memory...
Page 363: ......
Page 408: ...A Instruction Set Reference...
Page 409: ......
Page 476: ...B Signal Descriptions...
Page 477: ......
Page 493: ......
Page 494: ...C Registers...
Page 495: ......
Page 565: ......
Page 566: ...Glossary...
Page 567: ......
Page 580: ...Index...
Page 581: ......
Page 597: ......