![Intel 8XC196NT User Manual Download Page 328](http://html1.mh-extra.com/html/intel/8xc196nt/8xc196nt_user-manual_2072210328.webp)
14-9
INTERFACING WITH EXTERNAL MEMORY
1
IRC2
Ready Control
This bit, along with IRC0 (CCR0.4) and IRC1 (CCR0.5), limits the
number of wait states that can be inserted while the READY pin is held
low. Wait states are inserted into the bus cycle either until the READY
pin is pulled high or until this internal number is reached.
IRC2 IRC1 IRC0
0
0
0
zero wait states
0
X
1
illegal
1
1
X
illegal
1
0
0
one wait state
1
0
1
two wait states
1
1
0
three wait states
1
1
1
infinite
0
LDCCB2
Load CCB2
Setting this bit causes CCB2 to be read.
CCR1 (Continued)
Address:
Reset State:
FF201AH
XXH
The chip configuration 1 (CCR1) register enables the watchdog timer and selects the bus timing
mode. Two of its bits combine with three bits of CCR0 to control wait states and bus width. Another bit
controls whether CCR2 is loaded.
7
0
MSEL1
MSEL0
0
1
WDE
BW1
IRC2
LDCCB2
Bit
Number
Bit
Mnemonic
Function
Figure 14-2. Chip Configuration 1 (CCR1) Register (Continued)
Summary of Contents for 8XC196NT
Page 1: ...8XC196NT Microcontroller User s Manual...
Page 2: ...8XC196NT Microcontroller User s Manual June 1995 Order Number 272317 003...
Page 22: ...1 Guide to This Manual...
Page 23: ......
Page 35: ......
Page 36: ...2 Architectural Overview...
Page 37: ......
Page 49: ......
Page 50: ...3 Programming Considerations...
Page 51: ......
Page 66: ...4 Memory Partitions...
Page 67: ......
Page 104: ...5 Standard and PTS Interrupts...
Page 105: ......
Page 147: ......
Page 148: ...6 I O Ports...
Page 149: ......
Page 176: ...7 Serial I O SIO Port...
Page 177: ......
Page 194: ...8 Synchronous Serial I O SSIO Port...
Page 195: ......
Page 211: ......
Page 212: ...9 Slave Port...
Page 213: ......
Page 231: ......
Page 232: ...10 Event Processor Array EPA...
Page 233: ......
Page 270: ...11 Analog to digital Converter...
Page 271: ......
Page 291: ......
Page 292: ...12 Minimum Hardware Considerations...
Page 293: ......
Page 306: ...13 Special Operating Modes...
Page 307: ......
Page 317: ......
Page 318: ...14 Interfacing with External Memory...
Page 319: ......
Page 362: ...15 Programming the Nonvolatile Memory...
Page 363: ......
Page 408: ...A Instruction Set Reference...
Page 409: ......
Page 476: ...B Signal Descriptions...
Page 477: ......
Page 493: ......
Page 494: ...C Registers...
Page 495: ......
Page 565: ......
Page 566: ...Glossary...
Page 567: ......
Page 580: ...Index...
Page 581: ......
Page 597: ......