Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
95
Figure 2-2. SCI0-to-LINPHY0 Routing Options Illustration
Table 2-2. MODRR0 Routing Register Field Descriptions
Field
Description
5
SPI0SSR
Module Routing Register — SPI0 SS0 routing
1 SS0 on PAD6
0 SS0 based on SPI0RR
4
SPI0RR
Module Routing Register — SPI0 routing
1 MISO0 on PT0; MOSI0 on PT1; SCK0 on PT2; SS0 on PT3
0 MISO0 on PS2; MOSI0 on PS3; SCK0 on PS4; SS0 on PS5
3
SCI1RR
Module Routing Register — SCI1 routing
1 TXD1 on PS3; RXD1 on PS2
0 TXD1 on PS1; RXD1 on PS0
2-0
S0L0RR2-0
Module Routing Register — SCI0-LINPHY0 routing
Selection of SCI0-LINPHY0 interface routing options to support probing and conformance testing. Refer to
for an illustration and
for preferred settings. SCI0 must be enabled for TXD0 routing to take
effect on pins. LINPHY0 must be enabled for LPRXD0 and LPDC0 routings to take effect on pins.
T0IC3RR1-0
RXD1
PS0 / LPRXD0
PS1 / LPTXD0
PT1 / TXD0 / LPDC0
PT0 / RXD0
0
1
0
1
0
1
10
01
1
0
1
0
TIM0 input
capture
channel 3
S0L0RR2
S0L0RR1
S0L0RR0
SCI0
LINPHY0
TXD0
RXD0
LPTXD0
LPRXD0
LPDR1
LIN
ACLK
11
IOC0_3
00