![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 108](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602108.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
108
Freescale Semiconductor
2.3.3.10
Wired-Or Mode Register
This is a generic description of the standard wired-or registers. Refer to
implemented bits in the respective register. Unimplemented bits read zero.
2.3.3.11
PIM Reserved Register
Table 2-17. Reduced Drive Register Field Descriptions
Field
Description
7-0
RDRx7-0
Reduced Drive Register — Select reduced drive for output pin
This bit configures the drive strength of the associated output pin as either full or reduced. If a pin is used as input
this bit has no effect. The reduced drive function is independent of which function is being used on a particular pin.
1 Reduced drive selected (approx. 1/10 of the full drive strength)
0 Full drive strength enabled
Address 0x02DF WOMS
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime
7
6
5
4
3
2
1
0
R
WOMx7
WOMx6
WOMx5
WOMx4
WOMx3
WOMx2
WOMx1
WOMx0
W
Reset
0
0
0
0
0
0
0
0
Figure 2-19. Wired-Or Mode Register
Table 2-18. Wired-Or Mode Register Field Descriptions
Field
Description
7-0
WOMx7-0
Wired-Or Mode — Enable open-drain output
This bit configures the output buffer as wired-or. If enabled the output is driven active low only (open-drain) while the
active high drive is turned off. This allows a multipoint connection of several serial modules. These bits have no
influence on pins used as inputs.
1 Output buffers operate as open-drain outputs
0 Output buffers operate as push-pull outputs
Address (any reserved)
Access: User read
(1)
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
Figure 2-20. PIM Reserved Register