![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 100](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602100.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
100
Freescale Semiconductor
2.3.2.6
PIM Miscellaneous Register (PIMMISC)
2.3.2.7
Reserved Register
Table 2-7. IRQCR Register Field Descriptions
Field
Description
7
IRQE
IRQ select edge sensitive only —
1 IRQ pin configured to respond only to falling edges. Falling edges on the IRQ pin are detected anytime when
IRQE=1 and will be cleared only upon a reset or the servicing of the IRQ interrupt.
0 IRQ configured for low level recognition
6
IRQEN
IRQ enable —
1 IRQ pin is connected to interrupt logic
0 IRQ pin is disconnected from interrupt logic
Address 0x020A
Access: User read/write
(1)
1. Read: Anytime
Write:Anytime
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
OCPE1
0
W
Reset
0
0
0
0
0
0
0
0
Figure 2-7. PIM Miscellaneous Register (PIMMISC)
Table 2-8. PIM Miscellaneous Register Field Descriptions
Field
Description
1
OCPE1
Over-Current Protection Enable — Activate over-current detector on PP0
Refer to Section
2.5.2, “Over-Current Protection on EVDD1
1 PP0 over-current detector enabled
0 PP0 over-current detector disabled
Address 0x020E
Access: User read/write
(1)
7
6
5
4
3
2
1
0
R
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
W
Reset
x
x
x
x
x
x
x
x
Figure 2-8. Reserved Register