![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 241](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602241.webp)
Chapter 7 ECC Generation Module (SRAM_ECCV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
241
access is always a 2 byte aligned memory access, so that no ECC check is performed and no single or
double bit ECC error indication is activated.
7.3.7.2
ECC Debug Memory Read Access
Writing one to the ECCDR bit performs a debug read access from the memory address defined by register
DPTR. If the ECCDR bit is cleared then the register DDATA contains the uncorrected read data from the
memory. The register DECC contains the ECC value read from the memory. Independent of the ECCDRR
register bit setting, the debug read access will not perform an automatic ECC repair during read access.
During the debug read access no ECC check is performed, so that no single or double bit ECC error
indication is activated.
If the ECCDW and the ECCDR bits are set at the same time, then only the debug write access is performed.