![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 89](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602089.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
89
2.3
Memory Map and Register Definition
This section provides a detailed description of all port integration module registers.
P
PP2
(PWM2)
O
PWM channel 2
PWM32RR
PWMPRR
GPIO
PTP[2]/
KWP[2]
I/O General-purpose; with interrupt and wakeup
—
PP1
IRQ
I
Maskable level- or falling edge-sensitive
interrupt
—
(PWM1)
O
PWM channel 1
PWM10RR
PWMPRR
PTP[1]/
KWP[1]
I/O General-purpose; with interrupt and wakeup
—
PP0
XIRQ
I
Non-maskable level-sensitive interrupt
(4)
—
FAULT5
I
PMF fault
—
ECLK
O
Free-running clock
—
(PWM0)
O
PWM channel 0 with over-current interrupt;
high-current capable (20 mA)
PWM10RR
PWMPRR
PTP[0]/
KWP[0]/
EVDD1
I/O General-purpose; with interrupt and wakeup
Switchable external power supply output with
over-current interrupt; high-current capable
(20 mA)
—
1. Signals in parentheses denote alternative module routing pins.
2. Function active when RESET asserted.
3. Routable input capture function.
4. The interrupt is enabled by clearing the X mask bit in the CPU CCR. The pin is forced to input upon first clearing of the X bit
and is held in this state until reset. A stop or wait recovery with the X bit set (refer to S12ZCPU reference manual) is not
available.
Port
Pin Name
Pin Function
& Priority
(1)
I/O
Description
Routing
Register Bit
Pin Function
after Reset