![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 510](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602510.webp)
Chapter 14 Pulse Width Modulator with Fault Protection (PMF15B6CV3)
MC9S12ZVM Family Reference Manual Rev. 1.3
510
Freescale Semiconductor
NOTE
Changing the CINV
n
status can affect the PWM output if the related PWM
channel is disabled. Similarly on an enabled PWM channel the present
PWM cycle can be affected, if the related PMFVAL
n
is zero.
14.3.2.19 PMF Enable Control A Register (PMFENCA)
Figure 14-23. PMF Compare Invert Register (PMFCINV) Descriptions
Field
Description
5
CINV5
PWM Compare Invert 5 — This bit controls the polarity of PWM compare output 5. Please see the output operations
in
0 PWM output 5 is high when PMFCNTC (PMFCNTA if MTG=1) is less than PMFVAL5
1 PWM output 5 is high when PMFCNTC (PMFCNTA if MTG=1) is greater than PMFVAL5
4
CINV4
PWM Compare Invert 4 — This bit controls the polarity of PWM compare output 4. Please see the output operations
in
0 PWM output 4 is high when PMFCNTC (PMFCNTA if MTG=1) is less than PMFVAL4
1 PWM output 4 is high when PMFCNTC (PMFCNTA if MTG=1) is greater than PMFVAL4
3
CINV3
PWM Compare Invert 3 — This bit controls the polarity of PWM compare output 3. Please see the output operations
in
0 PWM output 3 is high when PMFCNTB (PMFCNTA if MTG=1) is less than PMFVAL3
1 PWM output 3 is high when PMFCNTB (PMFCNTA if MTG=1) is greater than PMFVAL3
2
CINV2
PWM Compare Invert 2 — This bit controls the polarity of PWM compare output 2. Please see the output operations
in
0 PWM output 2 is high when PMFCNTB (PMFCNTA if MTG=1) is less than PMFVAL2
1 PWM output 2 is high when PMFCNTB (PMFCNTA if MTG=1) is greater than PMFVAL2
1
CINV1
PWM Compare Invert 1 — This bit controls the polarity of PWM compare output 1. Please see the output operations
in
0 PWM output 1 is high when PMFCNTA is less than PMFVAL1
1 PWM output 1 is high when PMFCNTA is greater than PMFVAL1.
0
CINV0
PWM Compare Invert 0 — This bit controls the polarity of PWM compare output 0. Please see the output operations
in
0 PWM output 0 is high when PMFCNTA is less than PMFVAL0.
1 PWM output 0 is high when PMFCNTA is greater than PMFVAL0
Address: Module Base + 0x0020
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime except GLDOKA and RSTRTA which cannot be modified after the WP bit is set.
7
6
5
4
3
2
1
0
R
PWMENA
GLDOKA
0
0
0
RSTRTA
LDOKA
PWMRIEA
W
Reset
0
0
0
0
0
0
0
0
Figure 14-24. PMF Enable Control A Register (PMFENCA)