![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 467](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602467.webp)
Chapter 13 Programmable Trigger Unit (PTUV2)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
467
13.3.2.5
PTU Interrupt Flag Register High (PTUIFH)
13.3.2.6
PTU Interrupt Flag Register Low (PTUIFL)
Module Base + 0x0004
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime, write 1 to clear
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
PTUDEEF
PTUROIF
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented
Figure 13-7. PTU Interrupt Flag Register High (PTUIFH)
Table 13-7. PTUIFH Register Field Descriptions
Field
Description
1
PTUDEEF
PTU Double bit ECC Error Flag — This bit is set if the read data from the memory contains double bit ECC
errors. While this bit is set the trigger generation of both trigger generators stops.
0 No double bit ECC error occurs
1 Double bit ECC error occurs
0
PTUROIF
PTU Reload Overrun Interrupt Flag — If reload event occurs when the PTULDOK bit is not set then this bit
will be set. This bit is not set if the reload event was forced by an asynchronous commutation event.
0 No reload overrun occurs
1 Reload overrun occurs
Module Base + 0x0005
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime, write 1 to clear
7
6
5
4
3
2
1
0
R
TG1AEIF
TG1REIF
TG1EIF
TG1DIF
TG0AEIF
TG0REIF
TG0EIF
TG0DIF
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented
Figure 13-8. PTU Interrupt Flag Register Low (PTUIFL)