![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 84](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602084.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
84
Freescale Semiconductor
NOTE
This document assumes the availability of all features offered in the largest
package option. Refer to the package and pinout section in the device
overview for functions not available in lower pin count packages.
2.1.2
Features
The PIM includes these distinctive registers:
•
Data registers and data direction registers for ports T, S, P and AD when used as general-purpose
I/O
•
Control registers to enable pull devices and select pullups/pulldowns on ports E, T, S, P and AD
•
Control register to enable open-drain (wired-or) mode on port S
•
Control register to enable digital input buffers on port AD
•
Interrupt flag register for pin interrupts and key-wakeup (KWU) on port S, P and AD
•
Control register to configure IRQ pin operation
•
Control register to enable ECLK output
•
Routing registers to support signal relocation on external pins and control internal routings:
— SPI0 to alternative pins
— Various SCI0-LINPHY0 routing options supporting standalone use and conformance testing
— Optional RXD0 to TIM0 link
— Optional RXD1 to TIM0 link
— PWM channels to GDU and/or pins
— 3 pin input mux to one TIM0 IC channel
A standard port pin has the following minimum features:
•
Input/output selection
•
5V output drive
•
5V digital and analog input
•
Input with selectable pullup or pulldown device
Optional features supported on dedicated pins:
•
Open drain for wired-or connections
•
Interrupt input with glitch filtering
2.2
External Signal Description
This section lists and describes the signals that do connect off-chip.
shows all pins with the pins and functions that are controlled by the PIM. Routing options are
denoted in parenthesis.