![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 87](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602087.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
87
T
PT3
(SS0)
I/O SPI0 slave select
SPI0RR
SPI0SSRR
GPIO
(IOC0_3)
(3)
I/O TIM0 channel 3
T0IC3RR1-0
PTT[3]
I/O General-purpose
—
PT2
(SCK0)
I/O SPI0 serial clock
SPI0RR
(PWM5)
O
PWM channel 5
PWM54RR
PWMPRR
IOC0_2
I/O TIM0 channel 2
—
PTT[2]
I/O General-purpose
—
PT1
PTURE
O
PTU reload event
—
(TXD0)/
(LPDC0)
O
SCI0 transmit/
LPTXD0 direct control by LP0DR[LP0DR1]
S0L0RR2-0
(MOSI0)
I/O SPI0 master out/slave in
SPI0RR
(PWM4)
O
PWM channel 4
PWM54RR
PWMPRR
I/O TIM0 channel 1
T0IC1RR
PTT[1]
I/O General-purpose
—
PT0
(RXD0)
I
SCI0 receive
S0L0RR2-0
(MISO0)
I/O SPI0 master in/slave out
SPI0RR
(PWM3)
O
PWM channel 3
PWM32RR
PWMPRR
IOC0_0
I/O TIM0 channel 0
—
PTT[0]
I/O General-purpose
—
Port
Pin Name
Pin Function
& Priority
(1)
I/O
Description
Routing
Register Bit
Pin Function
after Reset