Chapter 17 Gate Drive Unit (GDUV4)
MC9S12ZVM Family Reference Manual Rev. 1.3
628
Freescale Semiconductor
17.3
Memory Map and Register Definition
This section provides the detailed information of all registers for the GDU module.
17.3.1
Register Summary
shows the summary of all implemented registers inside the GDU module.
NOTE
Register Address = Module Base A Address Offset, where the
Module Base Address is defined at the MCU level and the Address Offset is
defined at the module level.
Address Offset
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
0x0000
GDUE
R
GWP
0
EPRES
GCSE1
GBOE
GCSE0
GCPE
GFDE
W
0x0001
GDUCTR
R
GHHDLVL
0
GBKTIM2[3:0]
GBKTIM1[1:0]
W
0x0002
GDUIE
R
0
0
0
GOCIE[1:0]
GDSEIE
GHHDIE
GLVLSIE
W
0x0003
GDUDSE
R
0
GDHSIF[2:0]
0
GDLSIF[2:0]
W
0x0004
GDUSTAT
R
GPHS[2:0]
GOCS[1:0]
GHHDS
GLVLSS
W
0x0005
GDUSRC
R
0
GSRCHS[2:0]
0
GSRCLS[2:0]
W
0x0006
GDUF
R
GSUF
GHHDF
GLVLSF
GOCIF[1:0]
0
GHHDIF
GLVLSIF
W
0x0007
GDUCLK1
R
0
GBOCD[4:0]
GBODC[1:0]
W
0x0008
GDUBCL
R
0
0
0
0
GBCL[3:0]
W
0x0009
GDUPHMUX
R
0
0
0
0
0
0
GPHMX[1:0]
W
= Unimplemented
Figure 17-2. GDU Register Summary