![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 107](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602107.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
107
2.3.3.8
Digital Input Enable Register
This is a generic description of the standard digital input enable registers. Refer to
to determine
the implemented bits in the respective register. Unimplemented bits read zero.
2.3.3.9
Reduced Drive Register
This is a generic description of the standard reduced drive registers. Refer to
to determine the
implemented bits in the respective register. Unimplemented bits read zero.
Address 0x0298 DIENADH
0x0299 DIENADL
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime
7
6
5
4
3
2
1
0
R
DIENx7
DIENx6
DIENx5
DIENx4
DIENx3
DIENx2
DIENx1
DIENx0
W
Reset
0
0
0
0
0
0
0
0
Figure 2-17. Digital Input Enable Register
Table 2-16. Digital Input Enable Register Field Descriptions
Field
Description
7-0
DIENx7-0
Digital Input Enable — Input buffer control
This bit controls the digital input function. If set to 1 the input buffers are enabled and the pin can be used with the
digital function. If a peripheral module is enabled which uses the pin with a digital function the input buffer is activated
and the register bit is ignored. If the pin is used with an analog function this bit shall be cleared to avoid shoot-through
current.
1 Associated pin is configured as digital input
0 Associated pin digital input is disabled
Address 0x02FD RDRP
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime
7
6
5
4
3
2
1
0
R
RDRx7
RDRx6
RDRx5
RDRx4
RDRx3
RDRx2
RDRx1
RDRx0
W
Reset
0
0
0
0
0
0
0
0
Figure 2-18. Reduced Drive Register