![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 111](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602111.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
111
2.4.2
Registers
lists the implemented configuration bits which are available on each port. These registers
except the pin input registers can be written at any time, however a specific configuration might not become
active. For example a pullup device does not become active while the port is used as a push-pull output.
Unimplemented bits read zero.
shows the effect of enabled peripheral features on I/O state and enabled pull devices.
Table 2-22. Bit Indices of Implemented Register Bits per Port
Port
PT
PTI
DDR
PER
PPS
PIE
PIF
DIE
RDR
WOM
E
1-0
1-0
1-0
1-0
1-0
-
-
-
-
-
ADH
0
0
0
0
0
0
0
0
-
-
ADL
7-0
7-0
7-0
7-0
7-0
7-0
7-0
7-0
-
-
T
3-0
3-0
3-0
3-0
3-0
-
-
-
-
-
S
5-0
5-0
5-0
5-0
5-0
5-0
5-0
-
-
5-0
P
2-0
2-0
2-0
2-0
2-0
2-0
2-0
-
0
-
Table 2-23. Effect of Enabled Features
Enabled
Feature
(1)
Related Signal(s)
Effect on
I/O state
Effect on enabled
pull device
CPMU OSC
EXTAL, XTAL
CPMU takes control
Forced off
TIM0 output compare IOC0_x
Forced output
Forced off
TIM0 input capture
IOC0_x
None
(2)
None
(3)
SPI0
MISO0, MOSI0, SCK0, SS0 Controlled input/output
Forced off if output
SCIx transmitter
TXDx
Forced output
Forced off
SCIx receiver
RXDx
Forced input
None
MSCAN0
TXCAN0
Forced output
Forced off
RXCAN0
Forced input
Pulldown forced off
S12ZDBG
PDO, PDOCLK
Forced output
Forced off
DBGEEV
None
None
PTU
PTURE, PTUT1-0
Forced output
Forced off
PWM channel
PWMx
Forced output
Forced off
PMF fault input
FAULT5
Forced input
None