
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
104
Freescale Semiconductor
2.3.3.4
Pull Device Enable Register
This is a generic description of the standard pull device enable registers. Refer to
to determine
the implemented bits in the respective register. Unimplemented bits read zero.
Address 0x0266 PERE
0x0286 PERADH
0x0287 PERADL
0x02C3 PERT
0x02D3 PERS
0x02F3 PERP
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime
7
6
5
4
3
2
1
0
R
PERx7
PERx6
PERx5
PERx4
PERx3
PERx2
PERx1
PERx0
W
Reset
Ports E:
0
0
0
0
0
0
1
1
Ports S:
0
0
1
1
1
1
1
1
Others:
0
0
0
0
0
0
0
0
Figure 2-13. Pull Device Enable Register
Table 2-12. Pull Device Enable Register Field Descriptions
Field
Description
7-0
PERx7-0
Pull Enable — Activate pull device on input pin
This bit controls whether a pull device on the associated port input or open-drain output pin is active. If a pin is used
as push-pull output this bit has no effect. The polarity is selected by the related polarity select register bit. On open-
drain output pins only a pullup device can be enabled.
1 Pull device enabled
0 Pull device disabled