![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 783](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602783.webp)
Appendix H SPI Electrical Specifications
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
783
Appendix H
SPI Electrical Specifications
This section provides electrical parametrics and ratings for the SPI.
In Figure H-1. the measurement conditions are listed.
H.1
Master Mode
In Figure H-2. the timing diagram for master mode with transmission format CPHA=0 is
depicted.
Figure H-2. SPI Master Timing (CPHA=0)
In Figure H-3. the timing diagram for master mode with transmission format CPHA=1 is
depicted.
Figure H-1. Measurement Conditions
Description
Value
Unit
Drive mode
full drive mode
—
Load capacitance C
LOAD
(1)
,
on all outputs
1. Timing specified for equal load on all SPI output pins. Avoid asymmetric load.
50
pF
Thresholds for delay
measurement points
(35% / 65%) VDDX
V
SCK
(OUTPUT)
SCK
(OUTPUT)
MISO
(INPUT)
MOSI
(OUTPUT)
SS
1
(OUTPUT)
1
9
5
6
MSB IN
2
BIT 6 . . . 1
LSB IN
MSB OUT
2
LSB OUT
BIT 6 . . . 1
11
4
4
2
10
(CPOL
=
0)
(CPOL
=
1)
3
13
13
1. If enabled.
2. LSBFE = 0. For LSBFE = 1, bit order is LSB, bit 1, ..., bit 6, MSB.
12
12