Chapter 1 Device Overview MC9S12ZVM-Family
MC9S12ZVM Family Reference Manual Rev. 1.3
46
Freescale Semiconductor
1.8
Internal Signal Mapping
This section specifies the mapping of inter-module signals at device level.
1.8.1
ADC Connectivity
1.8.1.1
ADC Reference Voltages
For both ADC modules, VRH_1 is mapped to VDDA; VRH_0 is mapped to PAD[8]; VRL_0 and VRL_1
are both mapped to VSSA, whereby VRL_1 is the preferred reference for low noise.
49
49
HS1
—
—
—
—
—
—
—
—
50
50
PT0
IOC0_0
PWM3
MISO0
RXD0
—
V
DDX
PERT/
PPST
Off
51
51
PT1
IOC0_1
PWM4
MOSI0
TXD0
LP0DR1/
PTURE
V
DDX
PERT/
PPST
Off
52
52
PT2
IOC0_2
PWM5
SCK0
—
—
V
DDX
PERT/
PPST
Off
53
53
PT3
IOC0_3
SS0
—
—
—
V
DDX
PERT/
PPST
Off
54
54
RESET
—
—
—
—
—
V
DDX
TEST pin
Up
55
55
PE1
XTAL
—
—
—
—
V
DDX
PERE/
PPSE
Down
56
56
PE0
EXTAL
—
—
—
—
V
DDX
PERE/
PPSE
Down
57
57
VSS1
—
—
—
—
—
—
—
—
58
58
VDDF
—
—
—
—
—
V
DDF
—
—
59
59
PP2
KWP2
PWM2
—
—
—
V
DDX
PERP/
PPSP
Off
60
60
PP1
KWP1
PWM1
IRQ
—
—
V
DDX
PERP/
PPSP
Off
61
61
PP0 /
EVDD1
KWP0
PWM0
ECLK
FAULT5
XIRQ
V
DDX
PERP/
PPSP
Off
62
62
VDDX1
—
—
—
—
—
V
DDX
—
—
63
63
VSSX1
—
—
—
—
—
—
—
—
64
—
LGND
—
—
—
—
—
—
—
—
—
64
VDDC
—
—
—
—
—
—
—
—
Table 1-6. Pin Summary (Sheet 3 of 3)
LQFP
Option
Function
Power
Supply
Internal Pull
Resistor
64
L
64
C
Pin
1st
Func.
2nd
Func.
3rd
Func.
4th
Func.
5th
Func.
CTRL
Reset
State