![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 398](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602398.webp)
Chapter 11 Timer Module (TIM16B4CV3) Block Description
MC9S12ZVM Family Reference Manual Rev. 1.3
398
Freescale Semiconductor
11.3.2.13 Output Compare Pin Disconnect Register(OCPD)
Read: Anytime
Write: Anytime
All bits reset to zero.
11.3.2.14 Precision Timer Prescaler Select Register (PTPSR)
Read: Anytime
Write: Anytime
All bits reset to zero.
Module Base + 0x002C
7
6
5
4
3
2
1
0
R
RESERVED
RESERVED
RESERVED
RESERVED
OCPD3
OCPD2
OCPD1
OCPD0
W
Reset
0
0
0
0
0
0
0
0
Figure 11-20. Output Compare Pin Disconnect Register (OCPD)
Table 11-15. OCPD Field Description
Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero.
Field
Description
3:0
OCPD[3:0]
Output Compare Pin Disconnect Bits
0 Enables the timer channel port. Output Compare action will occur on the channel pin. These bits do not affect
the input capture or pulse accumulator functions
1 Disables the timer channel port. Output Compare action will not occur on the channel pin, but the output
compare flag still become set.
Module Base + 0x002E
7
6
5
4
3
2
1
0
R
PTPS7
PTPS6
PTPS5
PTPS4
PTPS3
PTPS2
PTPS1
PTPS0
W
Reset
0
0
0
0
0
0
0
0
Figure 11-21. Precision Timer Prescaler Select Register (PTPSR)