![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 609](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602609.webp)
Chapter 16 Serial Peripheral Interface (S12SPIV5)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
609
Figure 16-9. Reception with SPIF serviced in Time
Figure 16-10. Reception with SPIF serviced too late
16.4
Functional Description
The SPI module allows a duplex, synchronous, serial communication between the MCU and peripheral
devices. Software can poll the SPI status flags or SPI operation can be interrupt driven.
The SPI system is enabled by setting the SPI enable (SPE) bit in SPI control register 1. While SPE is set,
the four associated SPI port pins are dedicated to the SPI function as:
•
Slave select (SS)
•
Serial clock (SCK)
•
Master out/slave in (MOSI)
•
Master in/slave out (MISO)
Receive Shift Register
SPIF
SPI Data Register
Data A
Data B
Data A
Data A Received
Data B Received
Data C
Data C
SPIF Serviced
Data C Received
Data B
= Unspecified
= Reception in progress
Receive Shift Register
SPIF
SPI Data Register
Data A
Data B
Data A
Data A Received
Data B Received
Data C
Data C
SPIF Serviced
Data C Received
Data B Lost
= Unspecified
= Reception in progress