Chapter 1 Device Overview MC9S12ZVM-Family
MC9S12ZVM Family Reference Manual Rev. 1.3
26
Freescale Semiconductor
•
Programmers model with list based command and result storage architecture
ADC directly writes results to RAM, preventing stall of further conversions
•
Internal signals monitored with the ADC module
— VRH, VRL, (VRL+VRH)/2, Vsup monitor, Vbg, TempSense, GDU phase, GDU DC-link
•
External pins can also be used as digital I/O
1.4.13
Supply Voltage Sensor (BATS)
•
Monitoring of supply (VSUP) voltage
•
Internal ADC interface from an internal resistive divider
•
Generation of low or high voltage interrupts
1.4.14
On-Chip Voltage Regulator system (VREG)
•
Voltage regulator
— Linear voltage regulator directly supplied by VSUP
— Low-voltage detect on VSUP
— Power-on reset (POR)
— Low-voltage reset (LVR) for VDDX domain
— External ballast device support to reduce internal power dissipation
— Capable of supplying both the MCU internally plus external components
— Over-temperature interrupt
•
Internal voltage regulator
— Linear voltage regulator with bandgap reference
— Low-voltage detect on VDDA
— Power-on reset (POR) circuit
— Low-voltage reset for VDD domain
•
Package option for VREG ballast control output to supply external CANPHY
1.4.15
Gate Drive Unit (GDU)
•
Low side and high side FET pre-drivers for each phase
•
Gate drive pre-regulator LDO (Low Dropout Voltage Regulator)
•
High side gate supply done via bootstrap circuit with external diode and capacitor
•
Sustaining charge pump with two external capacitors and diodes
•
Optional boost convertor configuration with voltage feedback
•
FET-Predriver desaturation and error recognition
•
Monitoring of FET High Side drain (HD) voltage
•
Diagnostic failure management