![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 58](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602058.webp)
Chapter 1 Device Overview MC9S12ZVM-Family
MC9S12ZVM Family Reference Manual Rev. 1.3
58
Freescale Semiconductor
1.12.2
CPMU High Temperature Trimming
The value loaded from the flash into the CPMUHTTR register is a default value for the device family.
There is no device specific trimming carried out during production. The specified V
HT
value is a typical
value that is part dependent and should thus be calibrated.
1.12.3
Flash IFR Mapping
1.13
Application Information
1.13.1
ADC Calibration
For applications that do not provide external ADC reference voltages, the VDDA/VSSA supplies can be
used as sources for VRH/VRL respectively. Since the VDDA must be connected to VDDX at board level
in the application, the accuracy of the VDDA reference is limited by the internal voltage regulator
accuracy. In order to compensate for VDDA reference voltage variation in this case, the reference voltage
Table 1-14. Initial COP Rate Configuration
NV[2:0] in
FOPT Register
CR[2:0] in
CPMUCOP Register
000
111
001
110
010
101
011
100
100
011
101
010
110
001
111
000
Table 1-15. Initial WCOP Configuration
NV[3] in
FOPT Register
WCOP in
CPMUCOP Register
1
0
0
1
Table 1-16. Flash IFR Mapping
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IFR Byte Address
ADC0 reference conversion using VDDA/VSSA
0x1F_C040 & 0x1F_C041
ADC0 reference conversion using PAD8/VSSA
0x1F_C042 & 0x1F_C043
ADC1 reference conversion using VDDA/VSSA
0x1F_C044 & 0x1F_C045
ADC1 reference conversion using PAD8/VSSA
0x1F_C046 & 0x1F_C047