![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 491](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602491.webp)
Chapter 14 Pulse Width Modulator with Fault Protection (PMF15B6CV3)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
491
14.3
Memory Map and Registers
14.3.1
Module Memory Map
A summary of the registers associated with the PMF module is shown in
. Detailed descriptions
of the registers and bits are given in the subsections that follow.
NOTE
Register Address = Module Base A Address Offset, where the
Module Base Address is defined at the MCU level and the Address Offset is
defined at the module level.
Address
Offset
Register
Name
Bit 7
6
5
4
3
2
1
Bit 0
0x0000
PMFCFG0
R
WP
MTG
EDGEC
EDGEB
EDGEA
INDEPC
INDEPB
INDEPA
W
0x0001
PMFCFG1
R
0
ENCE
BOTNEGC TOPNEGC BOTNEGB TOPNEGB BOTNEGA TOPNEGA
W
0x0002
PMFCFG2
R
REV1
REV0
MSK5
MSK4
MSK3
MSK2
MSK1
MSK0
W
0x0003
PMFCFG3
R
PMFWAI
PMFFRZ
0
VLMODE
PINVC
PINVB
PINVA
W
0x0004
PMFFEN
R
0
FEN5
0
FEN4
FEN3
FEN2
FEN1
FEN0
W
0x0005
PMFFMOD
R
0
FMOD5
0
FMOD4
FMOD3
FMOD2
FMOD1
FMOD0
W
0x0006
PMFFIE
R
0
FIE5
0
FIE4
FIE3
FIE2
FIE1
FIE0
W
0x0007
PMFFIF
R
0
FIF5
0
FIF4
FIF3
FIF2
FIF1
FIF0
W
0x0008
PMFQSMP0
R
0
0
0
0
QSMP5
QSMP4
W
0x0009
PMFQSMP1
R
QSMP3
QSMP2
QSMP1
QSMP0
W
0x000A-
0x000B
Reserved
R
0
0
0
0
0
0
0
0
W
= Unimplemented or Reserved
Figure 14-2. Quick Reference to PMF Registers (Sheet 1 of 5)