![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 509](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602509.webp)
Chapter 14 Pulse Width Modulator with Fault Protection (PMF15B6CV3)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
509
NOTE
The PEC
x
bits are buffered. The value written does not take effect until the
related LDOK bit or global load OK is set and the next PWM load cycle
begins. Reading PEC
n
returns the value in a buffer and not necessarily the
value the PWM generator is currently using.
14.3.2.18 PMF Compare Invert Register (PMFCINV)
Figure 14-21. PMF Internal Correction Control Register (PMFICCTL) Descriptions
Field
Description
5
PECC
Pulse Edge Control — This bit controls PWM4/PWM5 pair.
0 Normal operation
1 Allow one of PMFVAL4 and PMFVAL5 to activate the PWM pulse and the other to deactivate the pulse
4
PECB
Pulse Edge Control — This bit controls PWM2/PWM3 pair.
0 Normal operation
1 Allow one of PMFVAL2 and PMFVAL3 to activate the PWM pulse and the other to deactivate the pulse
3
PECA
Pulse Edge Control — This bit controls PWM0/PWM1 pair.
0 Normal operation
1 Allow one of PMFVAL0 and PMFVAL1 to activate the PWM pulse and the other to deactivate the pulse
2
ICCC
Internal Correction Control — This bit controls PWM4/PWM5 pair.
0 IPOLC setting determines whether to use the PMFVAL4 or PMFVAL5 register
1 Use PMFVAL4 register when the PWM counter is counting up. Use PMFVAL5 register when counting down.
1
ICCB
Internal Correction Control — This bit controls PWM2/PWM3 pair.
0 IPOLB setting determines whether to use the PMFVAL2 or PMFVAL3 register
1 Use PMFVAL2 register when the PWM counter is counting up. Use PMFVAL3 register when counting down.
0
ICCA
Internal Correction Control — This bit controls PWM0/PWM1 pair.
0 IPOLA setting determines whether to use the PMFVAL0 or PMFVAL1 register
1 Use PMFVAL0 register when the PWM counter is counting up. Use PMFVAL1 register when counting down.
Address: Module Base + 0x001F
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime
7
6
5
4
3
2
1
0
R
0
0
CINV5
CINV4
CINV3
CINV2
CINV1
CINV0
W
Reset
0
0
0
0
0
0
0
0
Figure 14-22. PMF Compare Invert Register (PMFCINV)