![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 88](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602088.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
88
Freescale Semiconductor
S
PS5
PDO
O
DBG profiling data output
—
GPIO
SS0
I/O SPI0 slave select
SPI0RR
SPI0SSRR
PTS[5]/
KWS[5]
I/O General-purpose; with interrupt and wakeup
—
PS4
PDOCLK
O
DBG profiling clock
—
SCK0
I/O SPI0 serial clock
SPI0RR
PTS[4]/
KWS[4]
I/O General-purpose; with interrupt and wakeup
—
PS3
MOSI0
I/O SPI0 master out/slave in
SPI0RR
(TXD1)
O
SCI1 transmit
SCI1RR
DBGEEV
I
DBG external event
—
PTS[3]/
KWS[3]
I/O General-purpose; with interrupt and wakeup
—
PS2
MISO0
I/O SPI0 master in/slave out
SPI0RR
(RXD1)
I
SCI1 receive
SCI1RR
PTS[2]/
KWS[2]
I/O General-purpose; with interrupt and wakeup
—
PS1
PTUT1
O
PTU trigger 1
—
(LPTXD0)
I
LINPHY0 transmit input
S0L0RR2-0
TXCAN0
O
MSCAN0 transmit
—
TXD1
O
SCI1 transmit
SCI1RR
PTS[1]/
KWS[1]
I/O General-purpose; with interrupt and wakeup
—
PS0
PTUT0
O
PTU trigger 0
—
(LPRXD0)
O
LINPHY0 receive output
S0L0RR2-0
RXCAN0
I
MSCAN0 receive
—
RXD1
I
SCI1 receive
SCI1RR
PTS[0]/
KWS[0]
I/O General-purpose; with interrupt and wakeup
—
Port
Pin Name
Pin Function
& Priority
(1)
I/O
Description
Routing
Register Bit
Pin Function
after Reset