![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 476](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602476.webp)
Chapter 13 Programmable Trigger Unit (PTUV2)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
476
13.3.2.15
Trigger Generator 0 List 0 Index (TG0L0IDX)
13.3.2.16 Trigger Generator 0 List 1 Index (TG0L1IDX)
Module Base + 0x0014
Access: User read only
(1)
1. Read: Anytime
Write: Never
7
6
5
4
3
2
1
0
R
0
TG0L0IDX[6:0]
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented
Figure 13-17. Trigger Generator 0 List 0 Index (TG0L0IDX)
Table 13-17. TG0L0IDX Register Field Descriptions
Field
Description
6:0
TG0L0IDX
[6:0]
Trigger Generator 0 List 0 Index Register — This register defines offset of the start point for the trigger event
list 0 used by trigger generator 0. This register is read only, so the list 0 for trigger generator 0 will start at the
PTUPTR address. For more information see
Section 13.4.2, “Memory based trigger event list
”.
Module Base + 0x0015
Access: User read/write
(1)
1. Read: Anytime
Write: Anytime, if TG0EN bit is cleared
7
6
5
4
3
2
1
0
R
0
TG0L1IDX[6:0]
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented
Figure 13-18. Trigger Generator 0 List 1 Index (TG0L1IDX)
Table 13-18. TG0L1IDX Register Field Descriptions
Field
Description
6:0
TG0L1IDX
[6:0]
Trigger Generator 0 List 1 Index Register — This register cannot be modified after the TG0EN bit is set. This
register defines offset of the start point for the trigger event list 1 used by trigger generator 0. For more
information see
Section 13.4.2, “Memory based trigger event list
”.