![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 348](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602348.webp)
Chapter 9 Analog-to-Digital Converter (ADC12B_LBA_V1)
MC9S12ZVM Family Reference Manual Rev. 1.3
348
Freescale Semiconductor
9.4.2.23
ADC Command and Result Offset Register 0 (ADCCROFF0)
Read: Anytime
Write: NA
Module Base + 0x0024
7
6
5
4
3
2
1
0
R
0
CMDRES_OFF0[6:0]
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 9-26. ADC Command and Result Offset Register 0 (ADCCROFF0)
Table 9-30. ADCCROFF0 Field Descriptions
Field
Description
6-0
CMDRES_OFF0
[6:0]
ADC Command and Result Offset Value — These read only bits represent the conversion command and result
offset value relative to the conversion command base pointer address and result base pointer address in the
memory map to refer to CSL_0 and RVL_0. It is used to calculate the address inside the system RAM to which
the result at the end of the current conversion is stored to and the area (RAM or NVM) from which the conversion
commands are loaded from. This is a zero offset (null offset) which can not be modified. These bits do not
represent absolute addresses instead it is a sample offset (object size 16bit for RVL, object size 32bit for CSL).
See also
Section 9.5.3.2.2, “Introduction of the two Command Sequence Lists (CSLs)
“Introduction of the two Result Value Lists (RVLs)
for more details.