![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 287](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602287.webp)
Chapter 8 S12 Clock, Reset and Power Management Unit (S12CPMU_UHV_V6)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
287
Be aware that the output frequency varies with the TC trimming. A
frequency trimming correction is therefore necessary. The values provided
in
are typical values at ambient temperature which can vary from
device to device.
8.3.2.22
S12CPMU_UHV_V6 Oscillator Register (CPMUOSC)
This registers configures the external oscillator (XOSCLCP).
Read: Anytime
Write: Anytime if PROT=0 (CPMUPROT register) and PLLSEL=1 (CPMUCLKS register). Else write has
no effect.
NOTE.
Write to this register clears the LOCK and UPOSC status bits.
Module Base + 0x001A
7
6
5
4
3
2
1
0
R
OSCE
0
Reserved
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 8-31. S12CPMU_UHV_V6 Oscillator Register (CPMUOSC)