![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 97](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602097.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
Freescale Semiconductor
97
2.3.2.2
Module Routing Register 1 (MODRR1)
Address 0x0201
Access: User read/write
(1)
1. Read: Anytime
Write: Once in normal, anytime in special mode
7
6
5
4
3
2
1
0
R
0
0
0
0
PWMPRR
PWM54RR
PWM32RR
PWM10RR
W
—
—
—
—
PWM
probe
PWM4
PWM5
GDU/pins
PWM2
PWM3
GDU/pins
PWM0
PWM1
GDU/pins
Reset
0
0
0
0
0
0
0
0
Figure 2-3. Module Routing Register 1 (MODRR1)
Table 2-4. MODRR1 Routing Register Field Descriptions
Field
Description
3
PWMPRR
Module Routing Register — PWM probe
All six internal PWM outputs can be probed on related external pins.
1 All PWM channels connected to related PWM[5:0] pins
0 All PWM channels disconnected from related PWM[5:0] pins
2
PWM54RR
Module Routing Register — PWM4 and PWM5 routing
The PWM channel pair can be configured for internal use with the GDU or with its related external pins only. If set
the signal routing to the pins is established and the related GDU inputs are forced low.
1 PWM4 to PT1; PWM5 to PT2
0 PWM4 to GDU; PWM5 to GDU
1
PWM32RR
Module Routing Register — PWM2 and PWM3 routing
The PWM channel pair can be configured for internal use with the GDU or with its related external pins only. If set
the signal routing to the pins is established and the related GDU inputs are forced low.
1 PWM2 to PP2; PWM3 to PT0
0 PWM2 to GDU; PWM3 to GDU
0
PWM10RR
Module Routing Register — PWM0 and PWM1 routing
The PWM channel pair can be configured for internal use with the GDU or with its related external pins only. If set
the signal routing to the pins is established and the related GDU inputs are forced low.
1 PWM0 to PP0; PWM1 to PP1
0 PWM0 to GDU; PWM1 to GDU