![Freescale Semiconductor MC9S12ZVM series Reference Manual Download Page 96](http://html1.mh-extra.com/html/freescale-semiconductor/mc9s12zvm-series/mc9s12zvm-series_reference-manual_2330602096.webp)
Chapter 2 Port Integration Module (S12ZVMPIMV1)
MC9S12ZVM Family Reference Manual Rev. 1.3
96
Freescale Semiconductor
Table 2-3. Preferred Interface Configurations
NOTE
For standalone usage of SCI0 on external pins set
[S0L0RR2:S0L0RR0]=0b110 and disable the LINPHY0 (LPCR[LPE]=0).
This releases PS0 and PS1 to other associated functions and maintains
TXD0 and RXD0 signals on PT1 and PT0, respectively, if no other function
with higher priority takes precedence.
S0L0RR[2:0]
Signal Routing
Description
000
Default setting:
SCI0 connects to LINPHY0, interface internal only
001
Direct control setting:
LP0DR[LPDR1] register bit controls LPTXD0, interface internal
only
100
Probe setting:
SCI0 connects to LINPHY0, interface accessible on 2 external pins
110
Conformance test setting:
Interface opened and all 4 signals routed externally