3.2.7.4 Generating Trip Event Interrupts
illustrate the trip-zone submodule control and interrupt logic, respectively.
DCAEVT1/2 and DCBEVT1/2 signals are described in further detail in
CTR=zero
TZFRC[CBC]
TZ1
TZ2
TZ3
TZ4
TZ5
TZ6
Clear
TZSEL[CBC1 to CBC6, DCAEVT2, DCBEVT2]
TZCLR[OST]
TZSEL[OSHT1 to OSHT6, DCAEVT1, DCBEVT1]
TZFRC[OSHT]
Trip
Cycle-by-Cycle (CBC)
Trip Events
One-Shot (OSHT)
Trip Events
Digital
Compare
Submodule
DCAEVT1.force
DCAEVT2.force
DCBEVT1.force
DCBEVT2.force
COMPxOUT
TZ1
TZ2
TZ3
DCAEVT2.force
DCBEVT2.force
TZ1
TZ2
TZ3
TZ4
TZ5
TZ6
DCAEVT1.force
DCBEVT1.force
Async
Trip
Set
Clear
TZCLR[CBC]
TZFLG[CBC]
Sync
CBC Latch
Set
Clear
Trip
Async
Trip
Set
Clear
TZFLG[OST]
Sync
OSHT Latch
Set
EPWMxA (from PC submodule)
EPWMxA
TZCTL[TZA, DCAEVT1, DCAEVT2]
EPWMA
Trip
Logic
DCAEVT1.force
DCAEVT2.force
EPWMxB (from PC submodule)
EPWMxB
TZCTL[TZB, DCBEVT1, DCBEVT2]
EPWMB
Trip
Logic
DCBEVT1.force
DCBEVT2.force
Figure 3-37. Trip-Zone Submodule Mode Control Logic
Enhanced Pulse Width Modulator (ePWM) Module
290
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......