Table 15-78. SPCR1 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
12-11
CLKSTP
R/W
0h
Clock stop mode bits.
CLKSTP allows you to use the clock stop mode to support the SPI
master/slave protocol. If you will not be using the SPI protocol, you
can clear CLKSTP to disable the clock stop mode.
In the clock stop mode, the clock stops at the end of each data
transfer. At the beginning of each data transfer, the clock starts
immediately (CLKSTP = 10b) or after a half-cycle delay (CLKSTP
= 11b).
Reset type: SYSRSn
0h (R/W) = Clock stop mode is disabled.
1h (R/W) = Clock stop mode is disabled.
2h (R/W) = Clock stop mode, without clock delay
3h (R/W) = Clock stop mode, with half-cycle clock delay
10-8
RESERVED
R
0h
Reserved
7
DXENA
R/W
0h
DX delay enabler mode bit.
DXENA controls the delay enabler for the DX pin. The enabler
creates an extra delay for turn-on time (for the length of the delay,
see the device-specific data sheet).
Reset type: SYSRSn
0h (R/W) = DX delay enabler off
1h (R/W) = DX delay enabler on
6
RESERVED
R/W
0h
Reserved
5-4
RINTM
R/W
0h
Receive interrupt mode bits.
RINTM determines which event in the McBSP receiver generates a
receive interrupt (RINT) request. If RINT is properly enabled inside
the CPU, the CPU services the interrupt request
otherwise, the CPU ignores the request.
Reset type: SYSRSn
0h (R/W) = The McBSP sends a receive interrupt (RINT) request to
the CPU when the RRDY bit changes from 0 to 1, indicating that
receive data is ready to be read (the content of RBR[1,2] has been
copied to DRR[1,2]):
Regardless of the value of RINTM, you can check RRDY to
determine whether a word transfer is complete.
The McBSP sends a RINT request to the CPU when 16 enabled bits
have been received on the DR pin.
1h (R/W) = In the multichannel selection mode, the McBSP sends a
RINT request to the CPU after every 16- channel block is received in
a frame.
Outside of the multichannel selection mode, no interrupt request is
sent.
2h (R/W) = The McBSP sends a RINT request to the CPU when
each receive frame-synchronization pulse is detected. The interrupt
request is sent even if the receiver is in its reset state.
3h (R/W) = The McBSP sends a RINT request to the CPU when
the RSYNCERR bit is set, indicating a receive frame-synchronization
error.
Regardless of the value of RINTM, you can check RSYNCERR to
determine whether a receive frame-synchronization error occurred.
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
967
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......