15.11.5 SPCR2 Register (Offset = 4h) [reset = 0h]
SPCR2 is shown in
.
Return to the
.
SPCR2 contains control and status bits for various McBSP functions such as emulation modes, transmit interrupt
mode control, transmitter status bits, and transmitter and other internal reset controls.
Figure 15-69. SPCR2 Register
15
14
13
12
11
10
9
8
RESERVED
FREE
SOFT
R-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
FRST
GRST
XINTM
XSYNCERR
XEMPTY
XRDY
XRST
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R-0h
R-0h
R/W-0h
Table 15-77. SPCR2 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-10
RESERVED
R
0h
Reserved
9
FREE
R/W
0h
Free run bit.
When a breakpoint is encountered in the high-level language
debugger, FREE determines whether the McBSP transmit and
receive clocks continue to run or whether they are affected as
determined by the SOFT bit. When one of the clocks stops, the
corresponding data transfer (transmission or reception) stops.
Reset type: SYSRSn
8
SOFT
R/W
0h
Soft stop bit.
When FREE = 0, SOFT determines the response of the McBSP
transmit and receive clocks when a breakpoint is encountered in the
high-level language debugger. When one of the clocks stops, the
corresponding data transfer (transmission or reception) stops.
Reset type: SYSRSn
7
FRST
R/W
0h
Frame-synchronization logic reset bit.
The sample rate generator of the McBSP includes frame-
synchronization logic to generate an internal frame-synchronization
signal. You can use FRST to take the frame-synchronization logic
into and out of its reset state. This bit has a negative polarity
FRST = 0 indicates the reset state.
Reset type: SYSRSn
0h (R/W) = If you read a 0, the frame-synchronization logic is in its
reset state.
If you write a 0, you reset the frame-synchronization logic.
In the reset state, the frame-synchronization logic does not generate
a frame-synchronization signal
(FSG).
1h (R/W) = If you read a 1, the frame-synchronization logic is
enabled.
If you write a 1, you enable the frame-synchronization logic by taking
it out of its reset state.
When the frame-synchronization logic is enabled (FRST = 1) and
the sample rate generator as a whole is enabled (GRST = 1),
the frame-synchronization logic generates the frame-synchronization
signal FSG as programmed.
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
963
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......