Table 13-13. SCI Receive Status (SCIRXST) Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
4
FE
R
0h
SCI framing-error flag.
The SCI sets this bit when an expected stop bit is not found. Only
the first stop bit is checked. The missing stop bit indicates that
synchronization with the start bit has been lost and that the character
is incorrectly framed. The FE bit is reset by a clearing of the SW
RESET bit or by a system reset.
Reset type: SYSRSn
0h (R/W) = No framing error detected
1h (R/W) = Framing error detected
3
OE
R
0h
SCI overrun-error flag.
The SCI sets this bit when a character is transferred into registers
SCIRXEMU and SCIRXBUF before the previous character is fully
read by the CPU or DMAC. The previous character is overwritten
and lost. The OE flag bit is reset by an active SW RESET or by a
system reset.
Reset type: SYSRSn
0h (R/W) = No overrun error detected
1h (R/W) = Overrun error detected
2
PE
R
0h
SCI parity-error flag.
This flag bit is set when a character is received with a mismatch
between the number of 1s and its parity bit. The address bit is
included in the calculation. If parity generation and detection is not
enabled, the PE flag is disabled and read as 0. The PE bit is reset by
an active SW RESET or a system reset.
Reset type: SYSRSn
0h (R/W) = No parity error or parity is disabled
1h (R/W) = Parity error is detected
1
RXWAKE
R
0h
Receiver wake-up-detect flag
Reset type: SYSRSn
0h (R/W) = No detection of a receiver wake-up condition
1h (R/W) = A value of 1 in this bit indicates detection of a
receiver wake-up condition. In the address-bit multiprocessor mode
(SCICCR.3 = 1), RXWAKE reflects the value of the address bit for
the character contained in SCIRXBUF. In the idle-line multiprocessor
mode, RXWAKE is set if the SCIRXD data line is detected as idle.
RXWAKE is a read-only flag, cleared by one of the following:
- The transfer of the first byte after the address byte to SCIRXBUF
(only in non-FIFO mode)
- The reading of SCIRXBUF
- An active SW RESET
- A system reset
0
RESERVED
R
0h
Reserved
Serial Communications Interface (SCI)
824
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......