Sequential Sampling
Sample 1
Sample 2
156ns min
X ADC Clocks
Conversion 1
13 ADC Clocks
Wrapper responsible for
holding off new SOCs till
Conversion is complete
Conversion 1 read by
CPU from ADC on
15th cycle post sample
156ns min
X ADC Clocks
Conversion 2
13 ADC Clocks
Figure 8-12. Timing Example for NONOVERLAP Mode
Note
The NONOVERLAP bit in the ADCCTL2 register, when enabled, removes the overlap of sampling and
conversion stages.
Analog-to-Digital Converter (ADC)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
531
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......