11.9.11 Destination Burst Step Register Size (DST_BURST_STEP) — EALLOW Protected
The destination burst step register size (DST_BURST_STEP) is shown in
. Only write to the BURST registers when the RUNSTS bit is 0 (DMA channel stopped or halted). Typically
though, the values should be configured only when the channel is stopped.
Figure 11-17. Destination Burst Step Register Size (DST_BURST_STEP)
15
0
DSTBURSTSTEP
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-13. Destination Burst Step Register Size (DST_BURST_STEP) Field Descriptions
Bit
Field
Value
Description
15-0
DSTBURSTSTEP
These bits specify the destination address post-increment/decrement step size while
processing a burst of data:
0x0FFF
Add 4095 to address
...
...
0x0002
Add 2 to address
0x0001
Add 1 to address
0x0000
No address change
0xFFFF
Sub 1 from address
0xFFFE
Sub 2 from address
...
...
0xF000
Sub 4096 from address
Only values from -4096 to 4095 are valid.
11.9.12 Transfer Size Register (TRANSFER_SIZE) — EALLOW Protected
The transfer size register (TRANSFER_SIZE) is shown in
Figure 11-18. Transfer Size Register (TRANSFER_SIZE)
15
0
TRANSFERSIZE
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-14. Transfer Size Register (TRANSFER_SIZE) Field Descriptions
Bit
Field
Value
Description
15-0
TRANSFERSIZE
These bits specify the number of bursts to transfer:
0x0000
Transfer 1 burst
0x0001
Transfer 2 bursts
0x0002
Transfer 3 bursts
...
...
0xFFFF
Transfer 65536 bursts
Direct Memory Access (DMA) Module
752
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......