MMOV32 MRa, MRb {, CNDF}
Conditional 32-Bit Move
Operands
MRa
CLA floating-point destination register (MR0 to MR3)
MRb
CLA floating-point source register (MR0 to MR3)
CNDF
optional condition.
Opcode
LSW: 0000 0000 cndf bbaa
MSW: 0111 1010 1100 0000
Description
If the condition is true, then move the 32-bit value in MRb to the floating-point register
indicated by MRa.
if (CNDF == TRUE) MRa = MRb;
CNDF is one of the following conditions:
Encode
CNDF
Description
MSTF Flags Tested
0000
NEQ
Not equal to zero
ZF == 0
0001
EQ
Equal to zero
ZF == 1
0010
GT
Greater than zero
ZF == 0 AND NF == 0
0011
GEQ
Greater than or equal
to zero
NF == 0
0100
LT
Less than zero
NF == 1
0101
LEQ
Less than or equal to
zero
ZF == 1 OR NF == 1
1010
TF
Test flag set
TF == 1
1011
NTF
Test flag not set
TF == 0
1100
LU
Latched underflow
LUF == 1
1101
LV
Latched overflow
LVF == 1
1110
UNC
Unconditional
None
1111
Unconditional with flag
modification
None
(1)
Values not shown are reserved.
(2)
This is the default operation if no CNDF field is specified. This condition will
allow the ZF, and NF flags to be modified when a conditional operation is
executed. All other conditions will not modify these flags.
Flags
This instruction modifies the following flags in the MSTF register:
Flag
TF
ZF
NF
LUF
LVF
Modified
No
Yes
Yes
No
No
if(CNDF == UNCF)
{
NF = MRa(31); ZF = 0;
if(MRa(30:23) == 0) {ZF = 1; NF = 0;}
}
else No flags modified;
Pipeline
This is a single-cycle instruction.
Control Law Accelerator (CLA)
660
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......