Table 13-17. SCI FIFO Transmit (SCIFFTX) Register Field Descriptions
Bit
Field
Type
Reset
Description
15
SCIRST
R/W
1h
SCI Reset
0 Write 0 to reset the SCI transmit and receive channels. SCI FIFO
register configuration bits will be left as is.
1 SCI FIFO can resume transmit or receive. SCIRST should be 1
even for Autobaud logic to work.
Reset type: SYSRSn
14
SCIFFENA
R/W
0h
SCI FIFO enable
Reset type: SYSRSn
0h (R/W) = SCI FIFO enhancements are disabled
1h (R/W) = SCI FIFO enhancements are enabled
13
TXFIFORESET
R/W
1h
Transmit FIFO reset
Reset type: SYSRSn
0h (R/W) = Reset the FIFO pointer to zero and hold in reset
1h (R/W) = Re-enable transmit FIFO operation
12-8
TXFFST
R
0h
FIFO status
Reset type: SYSRSn
0h (R/W) = Transmit FIFO is empty
1h (R/W) = Transmit FIFO has 1 words
2h (R/W) = Transmit FIFO has 2 words
3h (R/W) = Transmit FIFO has 3 words
4h (R/W) = Transmit FIFO has 4 words
7
TXFFINT
R
0h
Transmit FIFO interrupt
Reset type: SYSRSn
0h (R/W) = TXFIFO interrupt has not occurred, read-only bit
1h (R/W) = TXFIFO interrupt has occurred, read-only bit
6
TXFFINTCLR
R-0/W1S
0h
Transmit FIFO clear
Reset type: SYSRSn
0h (R/W) = Write 0 has no effect on TXFIFINT flag bit, Bit reads back
a zero
1h (R/W) = Write 1 to clear TXFFINT flag in bit 7
5
TXFFIENA
R/W
0h
Transmit FIFO interrupt enable
Reset type: SYSRSn
0h (R/W) = TX FIFO interrupt is disabled
1h (R/W) = TX FIFO interrupt is enabled. This interrupt is triggered
whenever the transmit FIFO status (TXFFST) bits match (equal to or
less than) the interrupt trigger level bits TXFFIL (bits 4-0).
4-0
TXFFIL
R/W
0h
TXFFIL4-0 Transmit FIFO interrupt level bits.
The transmit FIFO generates an interrupt whenever the FIFO status
bits (TXFFST4-0) are less than or equal to the FIFO level bits
(TXFFIL4-0). The maximum value that can be assigned to these bits
to generate an interrupt cannot be more than the depth of the TX
FIFO. The default value of these bits after reset is 00000b. Users
should set TXFFIL to best fit their application needs by weighing
between the CPU overhead to service the ISR and the best possible
usage of SCI bus bandwidth.
Reset type: SYSRSn
Serial Communications Interface (SCI)
828
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......