11.9.5 Priority Status Register (PRIORITYSTAT)
The priority status register (PRIORITYSTAT) is shown in
.
Figure 11-11. Priority Status Register (PRIORITYSTAT)
15
8
Reserved
R-0
7
6
4
3
2
0
Reserved
ACTIVESTS_SHADOW
Reserved
ACTIVESTS
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-7. Priority Status Register (PRIORITYSTAT) Field Descriptions
Bit
Field
Value
Description
15-7
Reserved
Reserved
6-4
ACTIVESTS_SHA
DOW
Active Channel Status Shadow Bits: These bits are only useful when CH1 is enabled as a higher
priority channel. When CH1 is serviced, the ACTIVESTS bits are copied to the shadow bits and
indicate which channel was interrupted by CH1. When CH1 service is completed, the shadow bits
are copied back to the ACTIVESTS bits. If this bit field is zero or the same as the ACTIVESTS bit
field, then no channel is pending due to a CH1 interrupt. When CH1 is not a higher priority channel,
these bits should be ignored:
0,0,0
No channel pending
0,0,1
CH 1
0,1,0
CH 2
0,1,1
CH 3
1,0,0
CH 4
1,0,1
CH 5
1,1,0
CH 6
3
Reserved
Reserved
2-0
ACTIVESTS
Active Channel Status Bits: These bits indicate which channel is currently active or performing a
transfer:
0,0,0
no channel active
0,0,1
CH 1
0,1,0
CH 2
0,1,1
CH 3
1,0,0
CH 4
1,0,1
CH 5
1,1,0
CH 6
Direct Memory Access (DMA) Module
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
745
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......