PRDEQ
Clear
Set
Latch
CEVT1
ECFRC
ECCLR
ECFLG
ECEINT
ECCLR
ECEINT
Set
Clear
Latch
CEVT2
ECFRC
ECFLG
ECCLR
ECCLR
Clear
ECEINT
Latch
Set
ECFLG
ECEINT
Set
Clear
Latch
ECFRC
CEVT4
CEVT3
ECFRC
ECFLG
ECFRC
ECCLR
ECEINT
Set
ECEINT
ECFLG
Latch
Clear
Latch
Set
CMPEQ
ECFRC
ECCLR
ECCLR
Clear
ECFLG
ECEINT
Clear
Latch
Set
ECFRC
CTROVF
ECFLG
0
1
0
Generate
interrupt
pulse when
input=1
Latch
Clear
Set
ECCLR
ECAPxINT
ECFLG
Figure 6-9. Interrupts in eCAP Module
6.4.7 DMA Interrupt
On Type 0 eCAP modules, the CPU was required to begin data transfers using DMA. New to the Type 1 eCAP,
a separate DMA Trigger (ECAP_DMA_INT) enables continuous transfer of capture data from eCAP registers
to on-chip memory using DMA. Any one of the four available interrupt events () can be selected as the trigger
source for ECAP_DMA_INT using ECCTL2 [DMAEVTSEL].
Enhanced Capture (eCAP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
439
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......