USBTEST in Device Mode is shown in
and described in
.
Figure 17-17. USB Test Mode Register (USBTEST) in Device Mode
7
6
5
4
0
Reserved
FIFOACC
FORCEFS
Reserved
R-0
R/W1S-0
R/W-0
R-0
LEGEND: R/W = Read/Write; W = Write only; -
n
= value after reset
Table 17-18. USB Test Mode Register (USBTEST) in Device Mode Field Descriptions
Bit
Field
Value
Description
7
Reserved
Force Host Mode. While in this mode, status of the bus connection may be read using the DEV
bit of the USBDEVCTL register. The operating speed is determined from the FORCEFS bit.
6
FIFOACC
FIFO Access
0
No effect
1
Transfers the packet in the endpoint 0 transmit FIFO to the endpoint 0 receive FIFO.
5
FORCEFS
Force Full-Speed Mode
0
The USB controller operates at Low Speed.
1
Forces the USB controller into Full-Speed mode upon receiving a USB RESET.
4-0
Reserved
0
Reserved
Universal Serial Bus (USB) Controller
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
1085
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......