15.11.3 DXR2 Register (Offset = 2h) [reset = 0h]
DXR2 is shown in
.
Return to the
.
DXR2 contains the upper 16 bits of the data to be transmitted after being written by the CPU or DMA. DXR2 is
only used if the word length is greater than 16 bits.
Figure 15-67. DXR2 Register
15
14
13
12
11
10
9
8
HWHB
R/W-0h
7
6
5
4
3
2
1
0
HWLB
R/W-0h
Table 15-75. DXR2 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
HWHB
R/W
0h
Low-word high-byte
Reset type: SYSRSn
7-0
HWLB
R/W
0h
Low-word low-byte
Reset type: SYSRSn
15.11.4 DXR1 Register (Offset = 3h) [reset = 0h]
DXR1 is shown in
.
Return to the
.
DXR1 contains the lower 16 bits of the data to be transmitted after being written by the CPU or DMA.
Figure 15-68. DXR1 Register
15
14
13
12
11
10
9
8
LWHB
R/W-0h
7
6
5
4
3
2
1
0
LWLB
R/W-0h
Table 15-76. DXR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
LWHB
R/W
0h
Low-word high-byte
Reset type: SYSRSn
7-0
LWLB
R/W
0h
Low-word low-byte
Reset type: SYSRSn
Multichannel Buffered Serial Port (McBSP)
962
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......