Table 10-33. CLA Status (MSTF) Register Field Descriptions (continued)
Bits
Field
Value
1
LUF
Latched Underflow Flag
The following instructions will set this flag to 1 if an underflow occurs: MMPYF32, MADDF32,
MSUBF32, MMACF32, MEINVF32, MEISQRTF32
The MSETFLG and MMOV32 MSTF, mem32 instructions can also be used to modify this flag.
0
An underflow condition has not been latched.
1
An underflow condition has been latched.
0
LVF
Latched Overflow Flag
The following instructions will set this flag to 1 if an overflow occurs: MMPYF32, MADDF32, MSUBF32,
MMACF32, MEINVF32, MEISQRTF32
The MSETFLG and MMOV32 MSTF, mem32 instructions can also be used to modify this flag.
0
An overflow condition has not been latched.
1
An overflow condition has been latched.
(1)
This register is protected by the dual code security module. The main CPU can read this register for debug purposes but it can not
write to it.
(2)
A negative zero floating-point value is treated as a positive zero value when configuring the ZF and NF flags.
(3)
A DeNorm floating-point value is treated as a positive zero value when configuring the ZF and NF flags.
Control Law Accelerator (CLA)
726
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......