L/R CLK
AUDIO BIT CLK
DATA OUT
0
n n-1
2
1
0
n n-1
2
0
1
1/fs
L-channel
R-channel
SPI-B Receive (
invert)
SPIx_STE
SPI-A Receive (normal
)
SPIx_STE
SPIx_STE
SPIx_CLK
SPIx_SIMO
Figure 12-12. Standard Right-Justified Digital Audio Data Format
12.5 SPI Registers
This section describes the Serial Peripheral Interface registers. It is important to note that the SPI registers only
allow 16-bit accesses.
12.5.1 SPI Base Addresses
Table 12-6. SPI Base Address Table
Bit Field Name
Base Address
Instance
Structure
SpiaRegs
SPI_REGS
0x0000_7040
SpibRegs
SPI_REGS
0x0000_7740
12.5.2 SPI_REGS Registers
lists the SPI_REGS registers. All register offset addresses not listed in
should be
considered as reserved locations and the register contents should not be modified.
Table 12-7. SPI_REGS Registers
Offset
Acronym
Register Name
Write Protection
Section
0h
SPICCR
SPI Configuration Control Register
1h
SPICTL
SPI Operation Control Register
2h
SPISTS
SPI Status Register
4h
SPIBRR
SPI Baud Rate Register
6h
SPIRXEMU
SPI Emulation Buffer Register
7h
SPIRXBUF
SPI Serial Input Buffer Register
8h
SPITXBUF
SPI Serial Output Buffer Register
9h
SPIDAT
SPI Serial Data Register
Ah
SPIFFTX
SPI FIFO Transmit Register
Bh
SPIFFRX
SPI FIFO Receive Register
Ch
SPIFFCT
SPI FIFO Control Register
Fh
SPIPRI
SPI Priority Control Register
Serial Peripheral Interface (SPI)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
779
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......