Table 1-120. PIE Vector Table (continued)
Name
VECTOR ID
Address
Size (x16) Description
CPU
Priority
PIE Group
Priority
PIE Group 7 Vectors - MUXed into CPU INT7
INT7.1
80
0x0000 0DA0
2
DINTCH1
(DMA)
11
1 (highest)
INT7.2
81
0x0000 0DA2
2
DINTCH2
(DMA)
11
2
INT7.3
82
0x0000 0DA4
2
DINTCH3
(DMA)
11
3
INT7.4
83
0x0000 0DA6
2
DINTCH4
(DMA)
11
4
INT7.5
84
0x0000 0DA8
2
DINTCH5
(DMA)
11
5
INT7.6
85
0x0000 0DAA
2
DINTCH6
(DMA)
11
6
INT7.7
86
0x0000 0DAC
2
Reserved
-
11
7
INT7.8
87
0x0000 0DAE
2
Reserved
-
11
8 (lowest)
PIE Group 8 Vectors - MUXed into CPU INT8
INT8.1
88
0x0000 0DB0
2
I2CINT1A
(I
2
C-A)
12
1 (highest)
INT8.2
89
0x0000 0DB2
2
I2CINT2A
(I
2
C-A)
12
2
INT8.3
90
0x0000 0DB4
2
Reserved
-
12
3
INT8.4
91
0x0000 0DB6
2
Reserved
-
12
4
INT8.5
92
0x0000 0DB8
2
Reserved
-
12
5
INT8.6
93
0x0000 0DBA
2
Reserved
-
12
6
INT8.7
94
0x0000 0DBC
2
Reserved
-
12
7
INT8.8
95
0x0000 0DBE
2
Reserved
-
12
8 (lowest)
PIE Group 9 Vectors - MUXed into CPU INT9
INT9.1
96
0x0000 0DC0
2
SCIRXINTA
(SCI-A)
13
1 (highest)
INT9.2
97
0x0000 0DC2
2
SCITXINTA
(SCI-A)
13
2
INT9.3
98
0x0000 0DC4
2
SCIRXINTB
(SCI-B)
13
3
INT9.4
99
0x0000 0DC6
2
SCITXINTB
(SCI-B)
13
4
INT9.5
100
0x0000 0DC8
2
ECANAINT0
(CAN-A)
13
5
INT9.6
101
0x0000 0DCA
2
ECANAINT1
(CAN-A)
13
6
INT9.7
102
0x0000 0DCC
2
Reserved
-
13
7
INT9.8
103
0x0000 0DCE
2
Reserved
-
13
8 (lowest)
PIE Group 10 Vectors - MUXed into CPU INT10
INT10.1
104
0x0000 0DD0
2
ADCINT1
(ADC)
14
1 (highest)
INT10.2
105
0x0000 0DD2
2
ADCINT2
(ADC)
14
2
INT10.3
106
0x0000 0DD4
2
ADCINT3
(ADC)
14
3
INT10.4
107
0x0000 0DD6
2
ADCINT4
(ADC)
14
4
INT10.5
108
0x0000 0DD8
2
ADCINT5
(ADC)
14
5
INT10.6
109
0x0000 0DDA
2
ADCINT6
(ADC)
14
6
INT10.7
110
0x0000 0DDC
2
ADCINT7
(ADC)
14
7
INT10.8
111
0x0000 0DDE
2
ADCINT8
(ADC)
14
8 (lowest)
PIE Group 11 Vectors - MUXed into CPU INT11
INT11.1
112
0x0000 0DE0
2
CLA1_INT1
(CLA)
15
1 (highest)
INT11.2
113
0x0000 0DE2
2
CLA1_INT2
(CLA)
15
2
INT11.3
114
0x0000 0DE4
2
CLA1_INT3
(CLA)
15
3
INT11.4
115
0x0000 0DE6
2
CLA1_INT4
(CLA)
15
4
INT11.5
116
0x0000 0DE8
2
CLA1_INT5
(CLA)
15
5
INT11.6
117
0x0000 0DEA
2
CLA1_INT6
(CLA)
15
6
INT11.7
118
0x0000 0DEC
2
CLA1_INT7
(CLA)
15
7
INT11.8
119
0x0000 0DEE
2
CLA1_INT8
(CLA)
15
8 (lowest)
System Control and Interrupts
180
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......