The rules of priority for the SOCx’s remain the same as in sequential sampling mode.
shows the timing of simultaneous sampling mode.
8.7 EOC and Interrupt Operation
Just as there are 16 independent SOCx configuration sets, there are 16 EOCx pulses. In sequential sampling
mode, the EOCx is associated directly with the SOCx. In simultaneous sampling mode, the even and the
following odd EOCx pair are associated with the even and the following odd SOCx pair, as described in
for exact timings on the EOCx pulses.
The ADC contains 9 interrupts that can be flagged and/or passed on to the PIE. Each of these interrupts can be
configured to accept any of the available EOCx signals as its source. The configuration of which EOCx is the
source is done in the INTSELxNy registers. Additionally, the ADCINT1 and ADCINT2 signals can be configured
to generate an SOCx trigger. This is beneficial to creating a continuous stream of conversions.
shows a block diagram of the interrupt structure of the ADC.
INT9
INT3
INT2
ADC Sample
Generation
Logic
E
O
C
INT1
0
1
15
2
ADCINT1 to PIE
Latch
Set
Clear
INTSEL1N2.INT1SEL
EOC15:EOC0
INTSEL1N2.INT1E
1
0
1
0
INTSEL1N2.INT1CONT
ADCINTFLGCLR.ADCINT1
ADCINTFLG.ADCINT1
INTOVF
Figure 8-7. Interrupt Structure
Note
Interrupt generation may be disrupted in non-continuous conversion mode when the interrupt overflow
bit in ADCINTOVF is set.
Analog-to-Digital Converter (ADC)
524
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......