Figure 1-9. Flash Wait-State Register (FBANKWAIT)
15
12
11
8
7
4
3
0
Reserved
PAGEWAIT
Reserved
RANDWAIT
R-0
R/W-0xF
R-0
R/W-0xF
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-7. Flash Wait-State Register (FBANKWAIT) Field Descriptions
Bits
Field
Value
Description
15-12 Reserved
Any writes to these bits must always have a value of 0.
11-8
PAGEWAIT
Flash Paged Read Wait States. These register bits specify the number of wait states for a paged read
operation in CPU clock cycles (0..15 SYSCLKOUT cycles) to the Flash bank. See
more information.
See the device-specific data sheet for the minimum time required for a PAGED Flash access.
You must set RANDWAIT to a value greater than or equal to the PAGEWAIT setting. No hardware is
provided to detect a PAGEWAIT value that is greater then RANDWAIT.
0000
Zero wait-state per paged Flash access or one SYSCLKOUT cycle per access
0001
One wait state per paged Flash access or a total of two SYSCLKOUT cycles per access
0010
Two wait states per paged Flash access or a total of three SYSCLKOUT cycles per access
0011
Three wait states per paged Flash access or a total of four SYSCLKOUT cycles per access
. . .
. . .
1111
15 wait states per paged Flash access or a total of 16 SYSCLKOUT cycles per access. (default)
7-4
Reserved
Any writes to these bits must always have a value of 0.
3-0
RANDWAIT
Flash Random Read Wait States. These register bits specify the number of wait states for a random
read operation in CPU clock cycles (1..15 SYSCLKOUT cycles) to the Flash bank. See
for more information.
See the device-specific data sheet for the minimum time required for a RANDOM Flash access.
RANDWAIT must be set greater than 0. That is, at least 1 random wait state must be used. In
addition, you must set RANDWAIT to a value greater than or equal to the PAGEWAIT setting. The
device will not detect and correct a PAGEWAIT value that is greater then RANDWAIT.
0000
Illegal value. RANDWAIT must be set greater then 0.
0001
One wait state per random Flash access or a total of two SYSCLKOUT cycles per access.
0010
Two wait states per random Flash access or a total of three SYSCLKOUT cycles per access.
0011
Three wait states per random Flash access or a total of four SYSCLKOUT cycles per access.
. . .
. . .
1111
15 wait states per random Flash access or a total of 16 SYSCLKOUT cycles per access. (default)
(1)
This register is EALLOW protected. See
for more information.
(2)
This register is protected by the Code Security Module (CSM). See
for more information.
(3)
When writing to this register, follow the procedure described in
.
System Control and Interrupts
50
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......