10.7.3.5 Interrupt Overflow Flag Register (MIOVF)
Each bit in the overflow flag register corresponds to a CLA task. The bit is set when an interrupt overflow event
has occurred for the specific task. An overflow event occurs when the MIFR register bit is already set when
a new interrupt is received from a peripheral source. The MIOVF bits are only affected by peripheral interrupt
events. They do not respond to a task request by the main CPU IACK instruction or by directly setting MIFR bits.
The overflow flag will remain latched and can only be cleared by writing to the overflow flag clear (MICLROVF)
register. Writes to the MIOVF register are ignored.
Figure 10-7. Interrupt Overflow Flag Register (MIOVF)
15
8
Reserved
R -0
7
6
5
4
3
2
1
0
INT8
INT7
INT6
INT5
INT4
INT3
INT2
INT1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 10-26. Interrupt Overflow Flag Register (MIOVF) Field Descriptions
Bits
Name
Value
Description
15-8
Reserved
Any writes to these bit(s) must always have a value of 0.
7
INT8
Task 8 Interrupt Overflow Flag
0
A task 8 interrupt overflow has not occurred. (default)
1
A task 8 interrupt overflow has occurred.
6
INT7
Task 7 Interrupt Overflow Flag
0
A task 7 interrupt overflow has not occurred. (default)
1
A task 7 interrupt overflow has occurred.
5
INT6
Task 6 Interrupt Overflow Flag
0
A task 6 interrupt overflow has not occurred. (default)
1
A task 6 interrupt overflow has occurred.
4
INT5
Task 5 Interrupt Overflow Flag
0
A task 5 interrupt overflow has not occurred. (default)
1
A task 5 interrupt overflow has occurred.
3
INT4
Task 4 Interrupt Overflow Flag
0
A task 4 interrupt overflow has not occurred. (default)
1
A task 4 interrupt overflow has occurred.
2
INT3
Task 3 Interrupt Overflow Flag
0
A task 3 interrupt overflow has not occurred. (default)
1
A task 3 interrupt overflow has occurred.
1
INT2
Task 2 Interrupt Overflow Flag
0
A task 2 interrupt overflow has not occurred. (default)
1
A task 2 interrupt overflow has occurred.
0
INT1
Task 1 Interrupt Overflow Flag
0
A task 1 interrupt overflow has not occurred. (default)
1
A task 1 interrupt overflow has occurred.
(1)
This register is protected by the dual code security module.
Control Law Accelerator (CLA)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
717
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......