13.14.2.9 SCI Transmit Data Buffer (SCITXBUF) Register (Offset = 9h) [reset = 0h]
Data bits to be transmitted are written to SCITXBUF. These bits must be right-justified because the leftmost
bits are ignored for characters less than eight bits long. The transfer of data from this register to the TXSHF
transmitter shift register sets the TXRDY flag (SCICTL2.7), indicating that SCITXBUF is ready to receive another
set of data. If bit TXINTENA (SCICTL2.0) is set, this data transfer also causes an interrupt.
Figure 13-19. SCI Transmit Data Buffer (SCITXBUF) Register
15
14
13
12
11
10
9
8
RESERVED
R-0h
7
6
5
4
3
2
1
0
TXDT
R/W-0h
Table 13-16. SCI Transmit Data Buffer (SCITXBUF) Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
RESERVED
R
0h
Reserved
7-0
TXDT
R/W
0h
Transmit data buffer
Reset type: SYSRSn
13.14.2.10 SCI FIFO Transmit (SCIFFTX) Register (Offset = Ah) [reset = A000h]
SCIFFTX controls the transmit FIFO interrupt, FIFO enhancements, and reset for the SCI transmit and receive
channels.
Figure 13-20. SCI FIFO Transmit (SCIFFTX) Register
15
14
13
12
11
10
9
8
SCIRST
SCIFFENA
TXFIFORESET
TXFFST
R/W-1h
R/W-0h
R/W-1h
R-0h
7
6
5
4
3
2
1
0
TXFFINT
TXFFINTCLR
TXFFIENA
TXFFIL
R-0h
R-0/W1S-0h
R/W-0h
R/W-0h
Serial Communications Interface (SCI)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
827
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......